Pseudo-differential OTA Design with ±0.9V Wide Input Swing Range in 0.18µm Submicron Technology

Minho Nam¹, Doo-Hwan Kim¹, Young-Jo Jang² and Kyoungrok Cho¹a
Dept. of Information and Communication Eng., Chungbuk National University¹
School of Electrical, Electronics & Communication Eng., Korea University of Technology and Education²
E-mail : minhonam@cbnu.ac.kr, dhkim@hbt.cbnu.ac.kr, yjjang@kut.ac.kr and krcho@cbnu.ac.kr

Abstract - In this paper we present a novel approach in the design of a pseudo-differential operational transconductance amplifier having a wide input range being adapted to the implementation of a 9th-order Bessel filter. Inclusion of a PMOS device biased at the subthreshold and triode regions facilitated an improvement of 40% in the input swing range by suspending half of the supply, while maintaining degradation of transconductance Gm to less than 1%. The operational transconductance amplifier is fabricated using a 0.18-µm n-well 1P5M CMOS process with a 1.8V supply. Results through measurement show 1% Gm variation, and a total harmonic distortion of below ~62dB under the input swing range of ±0.9V. The 9th order Bessel filter shows the cutoff frequency of 100MHz highly desirable for a digital versatile disc pickup circuit operating at 16 times normal speed.

I. INTRODUCTION

In the CMOS design domain, the supply voltage (VDD) and threshold (VTH) voltage have been gradually reduced as scaling of the processing technology became more prevalent. The benefit has been a reduction in power consumption. However, VTH is more difficult to reduce because of the expected increase in the leakage current. Thus, the reduction rate of VDD is higher than that of VTH.[1]-[3].

Thus, in analog circuit design for op-amps, operational transconductance amplifier (OTA), and comparators, new approaches need to be implemented in circuit techniques to expand input range. There are several methods used to extend the input swing range while maintaining a Gm constant, and hence assuring good linearity. Folded architecture as an example is more popular than cascade architecture, although it has both many poles in frequency responses and high power dissipation. The body-driven MOSFET also supports a wide input swing range that is only used in low frequency circuits because of its small Gm [4].

It should be noted that the linearity Gm is influenced by the processing technology. The first order drain current of CMOS transistor is linear. The second order terms can be canceled with a differential architecture, while the third transistor is linear. The second order terms can be canceled with a differential architecture, while the third order terms become the main source of nonlinearity. The third order nonlinearity terms can be engineered such that it can be canceled with combination of GmIs operating in different regimes [5]. Thus, the input extension techniques of OTA become a necessary part of the design process with the advancement of the process and foundry technology. We consider not only the mobility reduction effect, but also the other second order non-ideal effects for process technologies below 0.18-µm CMOS technology.

In this paper, we propose a wide input pseudo-differential OTA that provides ±0.9V input range keeping constant Gm below 0.18-µm CMOS process with a 1.8V supply. The circuit introduces the parallel combination of a Gm control path at the triode and the subthreshold region transistors with the same sign of input. The proposed OTA has the advantages of wide input swing range as well as good linearity with less than 1% variation. This paper is organized as follows. Section II presents the proposed OTA’s structure and properties. The OTA-C filter implementation is presented in Section III. Section IV analyzes the simulation and measurement results. The conclusions are presented in Section V.

II. THE PROPOSED OTA

A. Device characteristics in the advanced submicron process

The CMOS device characteristics are partially changed as the process is advanced to a deep submicron, Fig. 1 shows the drain current and transconductance versus the gate-source voltage in the triode region MOSFET for over 0.25-µm and under 0.18-µm CMOS technologies, respectively. The VDS is keeping the triode region 0.1V, VDS < VGS - VTH. For the simulation, we tied the source of NMOS to GND and provided gate voltage, VGS, up to the normal VDD level. The drain current of the NMOS transistor in the triode region starts to increase when VDS is just over VTH. The slope of the drain current, Gm, rises steeply at the beginning of the triode region as shown in Fig. 1. However, Gm gradually decreases with the input increasing after it reaches the peak. In addition, the gradient of Gm (∆Gm) tends to depend on the technology: 0.18-µm technology has a minus sign, while

---

a. Corresponding author; krcho@cbnu.ac.kr

Copyright ©2017 IDEC All rights reserved.
This is an Open-Access article distributed under the terms of the Creative Commons Attribution Non-Commercial License (http://creativecommons.org/licenses/by-nc/3.0/) which permits unrestricted non-commercial use, distribution, and reproduction in any medium, provided the original work is properly cited.
0.25-μm technology has a plus sign for the input voltage range from VDD to Gm’s peak point.

The small variation of the drain current largely affects Gm for the advanced DSM process. The kind of Gm-C filter application, moreover, requires a very wide input range, while Gm is kept flat. Fig. 2 shows a sign of gradient variation of Gm according to the technologies, while the |VGS| decreases VDD to VTH in the triode region. The Gm gradient has a minus sign under the advanced DSM technology such as under the 0.18-μm CMOS process.

B. The Proposed wide input OTA

Fig. 3 shows the proposed pseudo-differential OTA that supports a very wide input range under 0.18-μm technology. The transistors M1 and M2 operate in the triode region. MOSFETs operating in the triode region provide linear |ID| for |VGS| while |VD| is constant. The OTA using the self-regulated technique can overcome the non-ideal effect of the lateral field that decreases effective carrier mobility μeff due to the constant |VD|.

The transistors M3 and M4 and amplifier A form a regulated-gain-control (RGC) loop that forces the drain voltage of M1 and M2 to be equal to Vtune in the input. Thus, the obtained constant |VD| of M1 and M2 are independent of the common-mode input voltage level, and linear Gm given by β |VDS| [5], [6]. The tuning voltage, Vtune, adjusts the OTA’s Gm. However, |VDS| of M1 and M2 must be low enough to ensure that each input transistor remains in the triode region.

In this circuit, the input common-mode level is tightly controlled, and |VDS| must track Vtune so as to keep |ID| constant. The amplifier A is composed of a single-ended differential amplifier and a level shifter. In order to achieve the gain-boosting effect, the gain at the cutoff frequency has to be greater than 20dB (10V/V) [6],[7]. The Gm distortion at the triode region is changed according to the process; we have to consider adding a path for current compensation. The proposed OTA is designed to compensate the minus slope of Gm in the triode region. The Gm slope in |VDS| from VDD to VTH is a left direction change. The M13 and M14 operating in their subthreshold regions compensate for the nonlinearity of Gm caused by non-ideal effects from submicron processes. The parallel connection of current paths operating in the triode and the subthreshold region cancels a distortion term with their proper aspect ratio that remarkably improves linearity of Gm. The level-shifter consists of M9-M12 that forces M13 and M14 to operate in their subthreshold region. The subthreshold current is added to the current of NMOS load, M5-M8.

Fig. 4(a) shows the output current of each transistor of the proposed OTA shown in Fig. 3. In the circuit, when |VCM| = 0.6V; |Vn| is decreased from −0.3V to −0.5V; differential input |VP| − |VN| is decreased from −0.6V to −1V; and M2 is operated in the triode region that decreases |ID2|. The Gm of each transistor is extremely affected by the small change of the output current as shown in Fig. 4(a). The slope of Gm to the left direction in the dotted rectangular is a minus sign. The total Gm from |ID2| − |ID1| in this region is lower than the average Gm. For the 0.35-μm process, the input swing range extension technique is conventionally carried out by adding the subthreshold current |ID3| to |ID2|. In the 0.18-μm process, on the other hand, |ID3| is added to |ID2| to retain a flat Gm.

The 1V linear characteristics of the proposed OTA are shown in Fig. 5. The absolute slope of the triode current is gradually decreased in the edge of differential input swing range within 0.9V. On the other hand, the absolute slope of the subthreshold current starts to increase in the same region.

Fig. 1. Transistor characteristics with various CMOS processes in the triode region (|VTH| = 0.1V).

Fig. 2. Sign of Gm slope variation according to the CMOS process.

http://www.idec.or.kr
The overall $G_m$ is 2ms for the input range of ±0.9V, and the $G_m$ variations are less than 1%, that is 40% expansion of input ranges. In the proposed circuit, a higher $G_m$ can be obtained by decreasing the tuning voltage, $V_{Tune} (=\text{larger } V_{DS})$, at the cost of reducing the input swing range. The practical circuits suffer from process variations and mismatch that result in a $G_m$ fluctuation. Fig. 7 shows the transconductance variations of the proposed OTA obtained from Monte-Carlo simulations.

Mismatches of $W$, $L$, and $V_{TH}$ are considered in the simulations. The SPICE parameters, $xln, xlp, xwn, xwp$, $\text{delvton}$, and $\text{delvtop}$, are randomly selected within the 3-sigma at absolute Gaussian distribution, and are applied to the transistors of the proposed OTA. The distribution of $G_m$ is 1.94ms to 2.06ms (2ms ± 3%) that the $G_m$ curves show variations smaller than ±1%.

As shown in Fig. 6, the triode $G_m$ at the vicinity of the differential input ±0.9V is decreasing, while the subthreshold $G_m$ at both edges is increasing. By combing these $G_m$s, we obtain the total $G_m$ flat expanding input range wide that is the solid line curve at the upper side in Fig. 6.

**B. Common-mode control circuits**

A disadvantage of the fully differential OTA is to require an extra common-mode feedback (CMFB) circuit to control the common-mode voltage at different nodes. The circuit can be destabilized by the negative differential feedback. To stabilize the CM circuit, we choose a reference voltage
yielding the maximum differential voltage gain and output voltage swing. The poor common-mode gain leads to significant variations of OTA outputs, unless the CMFB circuit is not used. The common-mode feed forward (CMFF) circuit, however, reduces OTA gain at a low frequency [6].

The proposed pseudo-differential OTA includes CMFB and CMFF that supports CM control easy [8], [9]. The topology of this circuit is shown in Fig. 8 that is a differential difference amplifier CMFB is composed of a CM detector and a V-I converter.

The circuit compares the output common-mode voltage with $V_{ref}$ and converts the voltage difference into current. The current is then fed into transistors MF9 and MF10 through the current mirror consisting of MB5, MB6, MB5’, and MB6’. MB1, MB2, MB1’, and MB2’ work in the triode region since their gates are connected to GND. These transistors are a source degeneration configuration operating as resistors that improve the linearity of the CMFB.

III. BESSEL FILTER

We designed a 9th-order Bessel filter using a Gm-C element based on the proposed OTA. The filter that is shown in Fig. 9 is often used as the front-end circuit of a read channel in hard disks, CD players, and DVD players [5].

The filter consists of four biquads and a 1st-order low-pass filter (LPF). All the input and output signals are fully differential signals to accommodate common-mode noise rejection. The structure of the biquad is composed of four OTAs with the same transconductance, two fully differential amplifiers, four common-mode feedback (CMFB) circuits, four capacitors, and four transistors whose gates are controlled by $V_Z$. Two fully differential amplifiers provide high-speed and high-gain features that make the corner frequency of the integrator insensitive to the parasitic capacitance [5]. The Bessel filter is a good application to evaluate the proposed OTA as well as amplify a small swing in wide range input signal [10].

IV. SIMULATION RESULT

We simulated the proposed OTA and 9th-order Bessel filter using 0.18-µm n-well 1P5M CMOS processes under a 1.8V supply. The nominal static power consumption of OTA is 10.8mW. The evaluated the total harmonic distortion (THD) for the two kinds of OTAs are shown in Fig. 10. The proposed OTA shows lower THD below −62dB over the differential input voltage of 1.8Vpp. The third-order harmonic distortion of the output currents dominates the nonlinearity of the OTA characteristics. Fig. 11 shows the filter frequency response. The cutoff frequency $f_c$ is 100MHz. The group delay is almost constant by 10ns over $f_c$, and the group delay ripple is less than 10% over the range of 0.5$f_c$ to 2$f_c$. It can be used in an amplifier of the pick-up head for a 16x DVD with 70MHz bandwidth.
TABLE I. Comparison with previously-reported work

<table>
<thead>
<tr>
<th>Reference</th>
<th>Technology</th>
<th>Transconductance</th>
<th>Linearity</th>
<th>Input swing range</th>
<th>Supply voltage</th>
<th>Normalized input swing range</th>
</tr>
</thead>
<tbody>
<tr>
<td>[1]</td>
<td>0.35-µm CMOS</td>
<td>90µs</td>
<td>-60dB THD at 100kHz</td>
<td>1.6VPP</td>
<td>3.3V</td>
<td>0.48</td>
</tr>
<tr>
<td>[2]</td>
<td>0.35-µm CMOS</td>
<td>870µs</td>
<td>-48dB THD at 20MHz</td>
<td>2VPP</td>
<td>2.3V</td>
<td>0.87</td>
</tr>
<tr>
<td>[4]</td>
<td>0.5-µm CMOS</td>
<td>1065µs</td>
<td>-43dB THD at 30MHz</td>
<td>0.9VPP</td>
<td>3.3V</td>
<td>0.27</td>
</tr>
<tr>
<td>[9]</td>
<td>0.18-µm CMOS</td>
<td>1000µs</td>
<td>-52dB IM3 at 50MHz</td>
<td>0.4VPP</td>
<td>1V</td>
<td>0.4</td>
</tr>
<tr>
<td>[11]</td>
<td>0.18-µm CMOS</td>
<td>470µs</td>
<td>-60dB IM3 at 40MHz</td>
<td>0.9VPP</td>
<td>1.5V</td>
<td>0.6</td>
</tr>
<tr>
<td>This work</td>
<td>0.18-µm CMOS</td>
<td>2000µs</td>
<td>-62dB THD at 1MHz</td>
<td>1.8VPP</td>
<td>1.8V</td>
<td>1</td>
</tr>
</tbody>
</table>

Table I summarizes this work. In order to compare with different implementations of OTAs, we normalized the input swing range that takes the ratio of the input swing range and supply voltage. The proposed OTA shows the widest normalized input swing range.

V. CONCLUSION

In this paper, we proposed a new pseudo-differential OTA with an input extension technique that combines PMOS current paths operating at the triode and subthreshold regions. The circuit expands the input range by reducing the 3rd harmonic of the drain current and compensating Gm at the input range edge. The input range extension technique is modified according to the changed trend of Gm variation in the valid linear input range in DSM process. We implemented the proposed OTA using a 0.18-µm n-well 1P5M CMOS process under a 1.8V supply. The OTA shows expanding 40% of the input swing range of ±0.9V keeping Gm variation less than 1% and lower THD 62dB. A 9th order Bessel filter for a DVD read channel equalizer employing the proposed OTA was fabricated. The filter shows a cutoff frequency of 100MHz that can be used for a DVD pickup amplifier working at 16x.

ACKNOWLEDGMENT

This work is supported by IDEC.

REFERENCES


Minho Nam received the B.S. and M.S. degree in information and communication engineering from Chungbuk National University, Cheongju, South Korea, in 2013 and 2015 respectively, and is currently working toward the Ph.D degree in the Department of Information and Communication Engineering, Chungbuk National University, Cheongju, South Korea. His research interests include high-speed and low-power circuit design, SoC design, and CMOS image sensor.

Doo-Hwan Kim received the B.S. M.S. and Ph.D degree in information and communication engineering from Chungbuk National University, Cheongju, Korea, in 2003, 2005 and 2011, respectively.

He is currently a Senior research engineer with Samsung Electronics, Korea. His research interests include high-speed interface circuits, LVDS, MIPI and OTA-C filter design.

Young-Jo Jang received the B.S. and M.S. degree in electronic engineering from Kyungpook National University, Taegu, South Korea, in 1979 and 1982, respectively, and the Ph.D degree in electrical and electronics engineering from Korea University of Technology and Education, Cheonan, South Korea.

From 1979 to 1986, he was with the Electronics and Telecommunications Research Institute, Korea, and she currently a Full Professor with the School of Electrical, Electronics & Communication Engineering, Korea University of Technology and Education, South Korea. Her research interests include image processing SoC design, embedded SoC design and bio signal SoC design. From 1987 to 1988, she spent at UIUC CSL, USA, as a Visiting Scholar. From 1999 to 2000, she spent at San Jose MDT, USA, as an Invited Scholar.

Kyoungrok Cho received the B.S. degree in electronic engineering from Kyungpook National University, Taegu, Korea, in 1977, and the M.S. and Ph.D degrees in electrical engineering from the University of Tokyo, Japan, in 1989 and 1992, respectively.

From 1979 to 1986, he was with the TV research center of LG
Electronics, Korea. He is currently a Full Professor with the College of Electrical and Computer Engineering, Chungbuk National University, South Korea. His research interests are in the field of high-speed and low-power circuit design, SoC platform design for communication systems, and prospective CMOS image sensors. From 2008 to 2011, he was the Director of the World Class University (WCU) program at Chungbuk National University. His research interests include memristive devices and systems, and the design of multi-layer system-on-systems (SoS) technology. He was the recipient of an IEEK Award in December 2004. In 1999, and again in 2006, he spent a year at Oregon State University, USA, as a Visiting Scholar.

Prof. Cho is a member of the Institute of Electronics Engineers of Korea (IEEE).