A 33.3% Power Efficiency RF Energy Harvester with -25 dBm Sensitivity using Threshold Compensation Scheme

Danial Khan¹, Hamed Abbasizadeh, Zaffar Hayat Nawaz Khan and Kang Yoon Lee²
School of Information and Communication Engineering, Sungkyunkwan University
E-mail: danialkhan@skku.edu, hamed@skku.edu, zaffar@skku.edu, klee@skku.edu

Abstract - This paper presents an ultra-low power RF-DC voltage multiplier using auxiliary transistors block to dynamically control the threshold voltage of the main chain transistors. The proposed scheme enhances the forward conduction current and reduces the reverse current by controlling the gate to source voltage of the main chain transistors. The proposed 5-stage scheme attains maximum post-layout simulated power conversion efficiency (PCE) of 33.3% at -16 dBm input level and delivers 2.63 V output DC voltage to 1 MΩ load. The proposed RF-DC voltage multiplier has been designed in a standard 180 nm CMOS technology.

I. INTRODUCTION

For more than a decade, energy harvesting from ambient environment has been attracting a great deal of interest in powering up the electronic devices and has become a favorable substitute for the battery. The RF energy harvesting is one of the most popular methods of extracting power from ambient environment to supply the wearable electronic devices, internet of things (IoT), wireless sensor networks (WSN) and biomedical implantable devices [1]. Usually the signal strength of incoming RF signal is limited to turn on a rectification device so we need an efficient RF to DC conversion circuit to overcome this challenge.

Fig. 1 shows a basic block diagram of RF energy harvester. The incident RF signal from the antenna feeds to matching network which maximizes the power transfer from the antenna to the rectifier circuit. The rectifier circuit rectifies the input RF power and converts it to DC output power. The DC output voltage is stored in the storage device and supplies to the required load.

The major challenge in RF rectifier circuit design is to minimize the threshold voltage when transistors are forward biased to allow the current flow in the forward direction and maximizes the threshold voltage when transistors are reversed biased to prevent the leakage current. To achieve the maximum rectifier's efficiency, energy losses introduced by the threshold voltage and reverse current must be reduced.

Fig. 1. Block diagram of RF Energy Harvesting

Power conversion efficiency (PCE) determines the performance of the rectifier unit which is the ratio of the power delivered to the load to the input RF power. Mathematically,

\[ PCE = \frac{P_{\text{out, forward}} - P_{\text{leakage}}}{P_{\text{input}}} \]  (1)

where \( P_{\text{input}} \) is the RF input power, \( P_{\text{out, forward}} \) is the output power and \( P_{\text{leakage}} \) is the power lost due to leakage current.

A lot of solutions have been presented in order to reduce the threshold voltage and reverse leakage current of the rectification devices. Technology based approach uses schottky diodes [2] which have low threshold voltage and low turn-on voltage but main drawback of this approach is additional fabrication steps and production cost. In [3], self-biasing technique is used with DC biasing voltage which results in more power consumption and additional area. In [4], NMOS transistors with body connected to ground result in body effect which ultimately increases threshold voltage of the transistors. Differential circuits discussed in [5, 6] have cross coupled bridge configurations which require differential antenna. In [7], floating well technique is used to control body terminal of the transistors.

---

a. Corresponding author; klee@skku.edu

Copyright ©2017 IDEC All rights reserved.
This is an Open-Access article distributed under the terms of the Creative Commons Attribution Non-Commercial License (http://creativecommons.org/licenses/by-nc/3.0) which permits unrestricted non-commercial use, distribution, and reproduction in any medium, provided the original work is properly cited.
The drawback of this technique results in undesirable substrate current. Active circuit technique [8] to reduce threshold voltage of rectifying device utilizes external power supply resulting in increased cost and maintenance. Multi-level threshold-compensation [9] decreases the threshold voltage of the transistors but leakage current also increases which degrades the efficiency. To control the reverse leakage current, the author in [10] used high speed comparator. But the use of high speed comparator increases power consumption and make it less useful for low-frequency application. Many techniques such as External Vth cancellation (EVC) [11], Internal Vth...
cancellation (IVC) [12] and Self-Vth cancellation (SVC) [13] are used to reduce the threshold voltage of the MOS transistor in the rectifier circuit.

In this paper an efficient RF-DC voltage multiplier using auxiliary transistors block for ultra-low RF input power level is proposed. The proposed scheme enhances the PCE by reducing the voltage drop across the forward-biased transistors to increase the conduction current and increases the threshold voltage of the reverse-biased transistors to prevent the leakage current.

This paper is organized as follows. Section II presents the overview of the prior work. Section III provides the proposed scheme. Section IV discusses the results of proposed scheme. Comparison with the previous state-of-the-art works is made in Section V. Finally, conclusion is discussed in Section VI.

II. OVERVIEW OF PRIOR WORK

Threshold voltage of a rectifying device significantly affects the performance of the RF energy harvesting system. A low threshold voltage rectifying device is necessary for the operation of RF-DC converter to efficiently rectify low RF power to DC power. There are two types of techniques are being used to reduce the threshold voltage and leakage current in the rectifier circuit (1) technology-based and (2) circuit-level technology.

Fig. 2(a) shows the diode-based voltage doubler. The diodes can also be implemented by connecting drain and gate terminal of MOS transistor together as shown in Fig. 2(b) which keeps the transistor always in the saturation region for forward-biased connection. The voltage doubler rectifies the AC voltage to DC voltage. Each of the two transistors in the voltage doubler conducts only during one half of the input cycle. The output voltage of the voltage doubler can be expressed as:

\[ V_{\text{out}} = 2V_p - V_{\text{th1}} - V_{\text{th2}} \]  

where \( V_p \) is the peak amplitude of input RF signal, \( V_{\text{th1}} \) and \( V_{\text{th2}} \) are the threshold voltages of NMOS and PMOS transistors respectively.

The output voltage of the voltage doubler can become double of the input voltage only when the threshold voltage of the two transistors becomes zero. However, if the threshold voltage is reduced it introduces the reverse leakage current during the negative half cycle which results in the degradation of the power conversion efficiency (PCE).

III. PROPOSED THRESHOLD VOLTAGE COMPENSATION SCHEME

Fig. 3 shows block diagram of the proposed RF-DC voltage multiplier scheme using auxiliary block. Fig. 4 shows circuit diagram of the proposed voltage multiplier using auxiliary block. The proposed auxiliary block consists of two PMOS transistors in each stage to dynamically control the gate to source voltage of the main chain transistors. The auxiliary block uses minimum number of transistors in order to avoid additional power consumption.

Consider the \( n \)-th stage of Fig. 4 which is well-defined in Fig. 5. The auxiliary block transistors \( M_{\text{A}} \) and \( M_{\text{Ad}} \) compensate forward-loss and reverse leakage-loss in the main rectification chain during positive and negative half cycle of the input RF signal respectively. Therefore, this process reduces the voltage drop across the forward-biased transistors in order to increase the conduction current and increases the threshold voltage of the reverse-biased transistors to prevent reverse current. The main rectification chain consists of one NMOS transistor and two PMOS transistors in each stage for the rectification of the input RF power. The gates of both the PMOS transistors are connected together to nullify the threshold effect of each other. The use of auxiliary capacitor \( C_{\text{Aux}} \) is to preserve the charge which is usually lost during reverse-conduction. The proposed scheme is cascaded in series to improve the power conversion efficiency required for ultra-low power RF energy harvesting applications.

Consider the last stage i.e. \( n \)-th stage of the proposed scheme. By applying Kirchhoff’s voltage law (KVL) in Fig. 5.

\[ V_{\text{IN}} = V_{\text{sd}}(n-1) + V_{\text{OUT}} \]  

(3)

\[ V_{\text{OUT}} = V_{\text{Aux}} + V_{\text{Ad}} \]  

(4)

By re-arranging (1) and (2), we get:

\[ V_{\text{OUT}} = \frac{1}{2} (V_{\text{IN}} - V_{\text{sd}}(n-1) + V_{\text{Ad}} + V_{\text{Aux}}) \]  

(5)

where \( V_{\text{IN}} \) is the peak amplitude of input RF signal, \( V_{\text{sd}}(n-1) \) and \( V_{\text{Ad}} \) are the voltage drop across \( M_{\text{n}} \) and \( M_{\text{Ad}} \) transistors respectively and \( V_{\text{Aux}} \) is the voltage across capacitor \( C_{\text{Aux}} \).

Similarly,

\[ V_{\text{IN}} = V_{\text{sg}}(n-1) + V_{\text{Aux}} \]  

(6)

By putting value of \( V_{\text{IN}} \) from (6) into (3), we get:

\[ V_{\text{OUT}} = -V_{\text{sd}}(n-1) + V_{\text{sg}}(n-1) + V_{\text{Aux}} \]  

(7)

Similarly,

\[ V_{\text{OUT}} = V_{\text{sg}} + V_{\text{Aux}} \]  

(8)

By subtracting (7) from (8) gives:

\[ V_{\text{sd}}(n-1) = V_{\text{sg}}(n-1) - V_{\text{sg}} \]  

(9)

The increase in the output voltage makes the gate-source voltage of \( M_{\text{n}} \) transistor increases continuously. This will help the transistor \( M_{\text{n}} \) to enter in the saturation region when gate-source voltage of the \( M_{\text{n}} \) transistor becomes equal to threshold voltage. Hence, we can rewrite (5) as:

\[ V_{\text{OUT}} = \frac{1}{2} (V_{\text{IN}} - V_{\text{th}}(M_{\text{n}}) + V_{\text{th}}(M_{\text{Ad}}) + V_{\text{Aux}}) \]  

(10)

From (10), we can say that the proposed scheme is capable of minimizing the effect of threshold voltage of the transistors.
in the main rectification chain. This increases the harvested power and improves the power conversion efficiency.

Fig. 5 shows the operation of the proposed scheme during positive and negative phase of the RF input signal. During the positive half cycle, $M_{aux}$ transistor in the auxiliary block keeps the transistors $M_{i0}$ and $M_n$ back-compensated to reduce voltage drop across these transistors in the main rectification chain. This increases the forward conduction current and enhances the power transfer to improve the power conversion efficiency. During the negative half cycle, the transistor $M_{adj}$ in the auxiliary block keeps the gate-source voltage of transistors $M_{i0}$ and $M_{i1}$ to zero to reduce the reverse leakage current.

**IV. RESULTS AND DISCUSSION**

Fig. 6 shows the layout of the proposed 5-stage RF-DC voltage multiplier using auxiliary block scheme. The active die area of the proposed 5-stage voltage multiplier is $(213 \mu m \times 213 \mu m)$. The total value of the capacitance, which is the sum of input capacitance, auxiliary capacitance and storage capacitance, is $54.9pF$. Fig. 7 shows the simulated results of the proposed scheme in a standard 180 nm CMOS technology. Fig. 7(a) shows the efficiency versus input power level (-25dBm to -10dBm) graph for different rectifier stages by keeping the load of $1M\Omega$. Different No. of stages show different efficiency performance versus input power range from -25dBm to -10dBm. The proposed 5-stage RF-DC voltage multiplier achieves maximum power conversion efficiency (PCE) of 33.3% at -16dBm input power level. The PCE of the proposed scheme gradually increases from (-25dBm to -12dBm) input power level and then starts decreasing. From this graph, it can be concluded that the proposed scheme is suitable for low input power level.

VI. CONCLUSIONS

The paper presents an ultra-low power RF-DC voltage multiplier using auxiliary transistors block to dynamically control the threshold voltage of the main chain transistors. During positive half cycle, the proposed circuit increases the conduction current by reducing the threshold voltage of the forward-biased transistors. Similarly, during negative half cycle, the proposed circuit prevents the flow of leakage current by increasing the threshold voltage of the reverse-biased transistors. The proposed scheme attains maximum post-layout simulated power conversion efficiency (PCE) of 33.3% at input power level of -16dBm and feeds output DC voltage of 2.63V to $1M\Omega$ load. The proposed RF-DC voltage multiplier has been designed in a standard 180 nm CMOS technology.

ACKNOWLEDGMENT

This work was supported by "IDEC (IPC, EDA Tool, and MPW)".

REFERENCES


Fig. 7. Simulation results of proposed RF-DC voltage multiplier (a) PCE vs input power for different stages with 1MΩ load and (b) Output DC voltage vs input power for different stages with 1MΩ load

<table>
<thead>
<tr>
<th>Parameters</th>
<th>This work*</th>
<th>[9]</th>
<th>[6]</th>
<th>[3]</th>
<th>[11]</th>
<th>[12]</th>
<th>[13]</th>
</tr>
</thead>
<tbody>
<tr>
<td>Technology(nm)</td>
<td>180</td>
<td>130</td>
<td>130</td>
<td>130</td>
<td>135</td>
<td>180</td>
<td>135</td>
</tr>
<tr>
<td>Input (dBm)</td>
<td>-16</td>
<td>-16.8</td>
<td>-16</td>
<td>-19.3</td>
<td>57</td>
<td>-8</td>
<td>-9.9</td>
</tr>
<tr>
<td>Load (MΩ)</td>
<td>1</td>
<td>1</td>
<td>-</td>
<td>1.5</td>
<td>-</td>
<td>0.01</td>
<td>-</td>
</tr>
<tr>
<td>Output DC (V)</td>
<td>2.63</td>
<td>2.2</td>
<td>2</td>
<td>1.15</td>
<td>-</td>
<td>-</td>
<td>-</td>
</tr>
<tr>
<td>PCE (%)</td>
<td>33.3</td>
<td>22.6</td>
<td>10</td>
<td>9.1</td>
<td>36.6</td>
<td>35</td>
<td>29</td>
</tr>
<tr>
<td>Frequency (MHz)</td>
<td>900</td>
<td>915</td>
<td>868</td>
<td>900</td>
<td>860-960</td>
<td>433</td>
<td>860-960</td>
</tr>
<tr>
<td><strong>Voltage sensitivity:</strong> 1 V for 1 MΩ load</td>
<td>-21dBm</td>
<td>-21.6dBm</td>
<td>-16dBm</td>
<td>-19.3</td>
<td>-</td>
<td>-</td>
<td>-</td>
</tr>
</tbody>
</table>

*Post-Layout simulation results are presented


Danial Khan received his B.S. degree in Electrical Engineering from University of Engineering and Technology, Peshawar, Pakistan, in 2011 and is currently working towards the combined M.S & Ph.D. degree in School of Information and Communication Engineering at Sungkyunkwan University, Suwon, Korea. His main research interests include wireless power transfer and Power IC design.

Hamed Abbasizadeh received the B.S. degree in Electrical Engineering from Azad University of Bushehr, Bushehr, Iran, in 2008, and the M.S. degree in electrical engineering from Azad University of Qazvin, Qazvin, Iran, in 2012. He is currently working towards the Ph.D. degree in electrical engineering at the IC Lab, Sungkyunkwan University, Suwon, Korea. His research interests include CMOS RF transceiver, analog/all-digital PLL, wireless power transfer, and energy harvesting system.

Zaffar Hayat Nawaz Khan received his B.S. degree from the Department of Electronic Engineering at Baluchistan University of Science, Engineering and Technology BUTEMS, Pakistan. He is currently working towards the Combined M.S & Ph.D. degree in School of Information and Communication Engineering at Sungkyunkwan University, Suwon, Korea. His research interests include CMOS RF transceiver and wireless Power transfer.

Kang-Yoon Lee received the B.S. M.S., and Ph.D. degrees in the School of Electrical Engineering from Seoul National University, Seoul, Korea, in 1996, 1998, and 2003, respectively. From 2003 to 2005, he was with GCT Semiconductor Inc., San Jose, CA, where he was a Manager of the Analog Division and worked on the design of CMOS frequency synthesizer for CDMA/PCS/PDC and single-chip CMOS RF chip sets for W-CDMA, WLAN, and PHS. From 2005 to 2011, he was with the Department of Electronics Engineering, Konkuk University as an Associate Professor. Since 2012, he has been with School of Information and Communication Engineering, Sungkyunkwan University, where he is currently an Associate Professor. His research interests include implementation of power integrated circuits, CMOS RF transceiver, analog integrated circuits, and analog/digital mixed-mode VLSI system design.